

## INTRODUCTION TO COMPUTER SYSTEMS (IT1020)

Year 1, Semester 1

Work Sheet 05

IT22124876, Ravindu Kaushal Silva

Y1.S1.WD.IT.17

1.



i)

| 1) |   |    |    |       |      |   |
|----|---|----|----|-------|------|---|
| Α  | В | A' | B' | A'. B | A.B' | F |
| 0  | 0 | 1  | 1  | 0     | 0    | 0 |
| 0  | 0 | 1  | 1  | 0     | 0    | 0 |
| 0  | 1 | 1  | 0  | 1     | 0    | 1 |
| 0  | 1 | 1  | 0  | 1     | 0    | 1 |
| 1  | 0 | 0  | 1  | 0     | 1    | 1 |
| 1  | 0 | 0  | 1  | 0     | 1    | 1 |
| 1  | 1 | 0  | 0  | 0     | 0    | 0 |
| 1  | 1 | 0  | 0  | 0     | 0    | 0 |

a.)



| А | В | F |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

- i) The resemblance of the XOR circuit to the circuit
  - Light is turned on when one switch is turned on.
  - Off when both switches are turned on and off when both switches are turned off.

#### ii) Half adder



| А | В | SUM | CARRYBIT |
|---|---|-----|----------|
| 0 | 0 | 0   | 0        |
| 0 | 1 | 1   | 0        |
| 1 | 0 | 1   | 0        |
| 1 | 1 | 0   | 1        |

## iii) Full adder



| А | В | С | SUM | CARRYBIT |
|---|---|---|-----|----------|
| 0 | 0 | 0 | 0   | 0        |
| 0 | 0 | 1 | 1   | 0        |
| 0 | 1 | 0 | 1   | 0        |
| 0 | 1 | 1 | 0   | 1        |
| 1 | 0 | 0 | 1   | 0        |
| 1 | 0 | 1 | 0   | 1        |
| 1 | 1 | 0 | 0   | 1        |
| 1 | 1 | 1 | 1   | 1        |

The purpose of these circuits is,

• The Half Adder class of combinational logic circuits adds two 1-bit binary digits. Both the carry and the total of the two inputs are produced. Another type of combinational logic is the Full Adder, which performs addition operations by adding three 1-bit binary digits.

#### 2. Parallel adder



## 3. Binary decoder



| X0 | X1 | ENABLER | Y0 | Y1 | Y2 | Y3 |
|----|----|---------|----|----|----|----|
| 0  | 0  | 1       | 1  | 0  | 0  | 0  |
| 0  | 1  | 1       | 0  | 1  | 0  | 0  |
| 1  | 0  | 1       | 0  | 0  | 1  | 0  |
| 1  | 1  | 1       | 0  | 0  | 0  | 1  |

## 4. Multiplexer



| C1 | C2 | Х  | М |
|----|----|----|---|
| 0  | 1  | 0  | 0 |
|    |    | X1 | 1 |
|    |    | 1  |   |
| 0  | 0  | 0  | 0 |
|    |    | X2 | 1 |
|    |    | 1  |   |
| 1  | 1  | 0  | 0 |
|    |    | Х3 | 1 |
|    |    | 1  |   |
| 1  | 0  | 0  | 0 |
|    |    | X4 | 1 |
|    |    | 1  |   |

# 5. 4 to 1 mux



| S0 | <b>S1</b> | D0 | D1 | D2 | D3 | Υ |
|----|-----------|----|----|----|----|---|
| 0  | 0         | 0  | Χ  | Χ  | Χ  | 0 |
| 0  | 0         | 1  | Χ  | Χ  | Χ  | 1 |
| 0  | 1         | Χ  | 0  | Χ  | X  | 0 |
| 0  | 1         | Х  | 1  | X  | X  | 1 |
| 1  | 0         | Х  | Х  | 0  | X  | 0 |
| 1  | 0         | Х  | Х  | 1  | Х  | 1 |
| 1  | 1         | Х  | Х  | Х  | 0  | 0 |
| 1  | 1         | Х  | Х  | Х  | 1  | 1 |

# 6. 2 to 1 mux



| 1 | 0 | S0 | Υ |
|---|---|----|---|
| 0 | 0 | X  | 0 |
| 0 | 1 | Х  | 1 |
| 1 | X | 0  | 0 |
| 1 | Х | 1  | 1 |

# 7. F = A B C' + B' C + A C



|   | Input | Output |                         |
|---|-------|--------|-------------------------|
| А | В     | С      | F = A B C' + B' C + A C |
| 0 | 0     | 0      | 0                       |
| 0 | 0     | 1      | 1                       |
| 0 | 1     | 0      | 0                       |
| 0 | 1     | 1      | 0                       |
| 1 | 0     | 0      | 0                       |
| 1 | 0     | 1      | 1                       |
| 1 | 1     | 0      | 1                       |
| 1 | 1     | 1      | 1                       |

8.